[88] Maryam Tabaeifard and Ali Jahanian, Cross-Device Deep Learning Based Side-Channel Attack Using the Filter and Autoencoder Functions, 20th International ISC Conference on Information Security and Cryptology, 2023.
[87] Rashidian, Razieh Salarifard, Ali Jahanian,Effective Implementation of Ring Polynomial Multiplication in NTRU Prime Post-quantum Encryption Algorithm on FPGA, 20th International ISC Conference on Information Security and Cryptology, 2023.
[86] Soha Boroojerdi, Ali Jahanian, Ehsan Rohani, Noise Resistant Full Adder Using DNA Strands, In Intermountain Engineering, Technology and Computing (IETC), pp.1-6, 2020.
[85] Vahhab Samadi-Bokharaei and Ali Jahanian, OVR: a Practical Metric for Vulnerability Assessment of Digital Circuits against Side-channel Attacks, In 13th National Conference of Iranian Society of Command, Control, Communications, Computers and Intelligence (C4I), 2022, Farsi. (67504)
[84] Mostafa Pourasadollah, Maryam Taajobian and Ali Jahanian, Flexible and Automatable Microfluidic-based Architecture and CAD Algorithm for Implementation of Large DNA Digital Storage, In 27th International Computer Conference, Computer Society of Iran (CSICC), 2022. (67186)
[83] Vahhab Samadi-Bokharaei and Ali Jahanian, A Fine-Grain Masking to Protect the Application Specific ICs against the Side Channel Attacks, In 27th International Computer Conference, Computer Society of Iran (CSICC), 2022, Farsi. (67185)
[82] Mahbubeh Fakhireh and Ali Jahanian, Vulnerability Analysis Against Fault Attack in terms of the Timing Behavior of Fault Injection, IEEE Computer Society Annual Symposium on VLSI (ISVLSI), 2020. (59987)
[81] Hanieh Jafarzadeh and Ali Jahanian, , Real Vulnerabilities in Partial Reconfigurable Design Cycles; Case Study for Implementation of Hardware Security Modules, 20th International Symposium on Computer Architecture and Digital Systems (CADS), 2020. (62739)
[80] Ario KianAzad and Ali Jahanian, , Protecting the FPGA IPs against Higher-order Side Channel Attacks using Dynamic Partial Reconfiguration, 20th International Symposium on Computer Architecture and Digital Systems (CADS), 2020. (62738)
[79] Farshideh Kordi, Hamed Hosseintalaeey and Ali Jahanian, Cost-Effective and Practical Countermeasure against the Template Side Channel Attack, 17th International ISC Conference on Information Security and Cryptology, 2020. (60044)
[78] Milad Salimian and Ali Jahanian, , Analysis of Geometrical Parameters for Remote Side-Channel Attacks on Multi-Tenant FPGAs, 17th International ISC Conference on Information Security and Cryptology, 2020. (60042)
[77] Farzaneh Ghotboddini and Ali Jahanian, Hardware Trojan Quarantine in General-Purpose Processors using the Compiler-based Methods, 25th International Computer Conference, Computer Society of Iran (CSICC), 2020, Farsi. (58622)
[76] Ehsan Jamalzadeh and Ali Jahanian, High Accuracy Multi-input DNA Logic Gate using the Spatially Localized DNA structures, 25th International Computer Conference, Computer Society of Iran (CSICC), 2020. (58621)
[75] Pourya Bayat, Ali Jahanian and Media Reshadi, Security Improvement of FPGA Design Against Timing Side Channel Attack Using Dynamic Delay Management, IEEE Canadian Conference on Electrical & Computer Engineering (CCECE), 2018. (23436)
[74] Shadi Momtahen, Maryam Taajobian, and Ali Jahanian, Drug Discovery Evolution Using the Customized Digital Microfluidic Biochips, 24th International Conference on Electrical Engineering (ICEE), 2018. (49064)
[73] Melika Massoud, Mercedeh Sanjabi, and Ali Jahanian, Detection of Hepatitis-B Virus MicroRNA Biomarkers using the DNA Logic Gates, In 23th National CSI Computer Conference, 2018, Farsi. (49061)
[72] Zohreh Beiki, Maryam Taajobian, and Ali Jahanian, Efficient Mapping of DNA Logic Circuits on Parallelized Digital Microfluidic Architcture, CSI International Symposium on Computer Architecture and Digital Systems (CADS), 2017. (49062)
[71] Sharareh Zamanzadeh and Ali Jahanian, Scalable Security Path Methodology: A Cost-security Trade-off to Protect FPGA IPs against Active and Passive Tampers, In Asian Hardware Oriented Security and Trust Symposium (AsianHOST), 2017. (44270)
[70] Mercedeh Sanjabi, Ali Jahanian and Maryam Tahmasebi, High-Performance General-Purpose Arithmetic Operations using the Massive Parallel DNA-based Computation, in EuroMicro Digital System Design (DSD), 2017. (44271)
[69] Hamed Hossein talaee and Ali Jahanian, Layout Vulnerability Reduction against Trojan Insertion using Security-aware White Space Distribution, In International Symposium on VLSI (ISVLSI), 2017. (44272)
[68] Sedigheh Farhadtoosky and Ali Jahanian, A new Cell Placement Algorithm for Localized DNA Logic Circuits Mounted on Origami Surface, In International Conference on DNA Computing and Molecular Programming (DNA22), 2016. (44273)
[67] Sharareh Zamanzadeh, Shahram Shahabi and Ali Jahanian, Security Improvement of FPGA Configuration File Against the Reverse Engineering Attack, In 13th ISC International Conference on Information Security, 2016. (44227)
[66] Vahid Boreiri and Ali Jahanian, An Scale-able Design methodology for multi-stage DNA circuits, In International Conference on New Research Achievements in Electrical & Computer Engineering (CBCONF), 2016, Farsi. (44226)
[65] Payman Talebian and Ali Jahanian, Isolating the Register-bank Trojans in General-purpose Microprocessors using Secure Programming, In International Conference on New Research Achievements in Electrical & Computer Engineering (CBCONF), 2016. (44225)
[64] Atefe Taheri, Ali Jahanian and Behin Molaie, Parallelizing the Coarsening Phase of Hyper-Edge Partitioning on the GPU Platform, In International Conference on Advanced Computer Theory and Engineering, 2016.
[63] Sedigheh Farhadtooski and Ali Jahanian, A new Design flow for DNA-based integrated circuit design as an emerging VLSI Technology, In International Conference on Applied Research in Computer Engineering and Information Technology, 2015. (NR)
[62] Alireza Abdoli and Ali Jahanian, Fault-tolerant architecture and CAD algorithm for field-programmable pin-constrained digital microfluidic biochips, In The CSI Symposium on Real-Time and Embedded Systems and Technologies (RTEST), 2015. (44274)
[61] Sharareh Zamanzadeh and Ali Jahaian, Using the netlist scrambling in ASIC design flow to improve security against reverse engineering, International Conference on Information Security and Cryptography, 2015, Farsi. (41542)
[60] Bahareh Ahmadi Haji, Mehrshad Vosoughi, and Ali Jahanian, Improved security of SRAM modules against power attack through output transition Equalization, In International ISC Conference on Information Security and Cryptography, 2015, Farsi. (41541)
[59] Zohreh Beiki and Ali Jahanian, DENA: a Configurable Architecture for Multi-stage DNA Logic Circuit Design, In 21th International Conference on DNA Computing and Molecular Programming (DNA21), 2015. (44275)
[58] Ali Abdoli and Ali Jahanian, A General-Purpose Field-Programmable Pin-Constrained Digital Microfluidic Biochip, In CSI International Symposium on Computer Architecture and Digital Systems (CADS), 2015. (36674)
[57] Hassan Daryanavard, Aida Parvizian, Ali Jahanian, and Mohammad Eshghi, Design of CAD ASIP for JIT extensible processor: case study on simulated annealing placer , In 23th Iranian Conference on Electrical Engineering (ICEE), 2014. (28334)
[56] Shahram Shahabi and Ali Jahanian, Improved Switchbox Structure against Reverse Engineering of FPGA Bitstream, In 23th Iranian Conference on Electrical Engineering (ICEE), 2015. (32384)
[55] Omid Abdi and Ali Jahanian, A New Nano-scale Differential Logic Style for Power Analysis Attack, In 23th Iranian Conference on Electrical Engineering (ICEE), 2015. (32385)
[54] Hassan Daryanavard, A. Parvizian, Ali Jahanian, and Mohammad Eshghi, Design of CAD ASIP for JIT extensible processor: case study on Simulated Annealing placer, In 22th Iranian Conference on Electrical Engineering (ICEE), 2014. (28334)
[53] Atefeh Taheri and Ali Jahanian, Parallelizing the hyper-edge coarsening algorithm on GPU architecture, In 22th Iranian Conference on Electrical Engineering (ICEE), 2014. (28333)
[52] Abbas Haddad, M. Taajobian, and Ali Jahanian, A new programmable architecture for microfluidic biochips, In 22th Iranian Conference on Electrical Engineering (ICEE), 2014. (28331)
[51] M. Jerengi, Ali Jahanian, and M.H. Moayeri, A new cell library for Carbon nano-tube technology, In International CSI Computer Conference, 2014. (27682)
[50] Ali Mohammad Zarei and Ali Jahanian, RF resource planning in application specific integrated circuits to improve timing closure, In CSI International Symposium on Computer Architecture and Digital Systems (CADS), 2013. (25101)
[49] Adel Hosseiny, Saba Amanollahi, R. Hashemi and Ali Jahanian, Improved performance and resource usage of FPGA using resource-aware design: the case of decimal array multiplier, In CSI International Symposium on Computer Architecture and Digital Systems (CADS), 2013. (25102)
[48] Sharareh Zamanzadeh and Ali Jahanian, Improved hardware security in ASIC design flow using wire scrambling methodology, In International Conference on Very Large Scale Integration (VLSI-SoC), Turkey, 2013. (28330)
[47] Ali Mohammad Zarei and Ali Jahanian, Performance improvement of ASICs using RF interconnect planning, In 18th National CSI Computer Conference, 2013. (22127)
[46] Mehrshad Vosoughi and Ali Jahanian, Hardware Trojan avoidance using a new clock tree construction algorithm, In International CSI Computer Conference, 2013. (22128)
[45] Zohreh Mohammadi Arfa and Ali Jahanian, Clock tree network using hybrid RF/metal clock routing , In Sharif Conference on Future Electronics, 2013. (21205)
[44] Nazanin Ghasemian and Ali Jahanian, A new nanowire-based FPGA to improve routing congestion and routability, In Sharif Conference on Future Electronics, 2013. (21206)
[43] Bahareh Pourshirazi and Ali Jahanian, RF-Interconnect resource assignment and placement algorithms in application specific ICs to improve performance and reduce routing congestion, In EuroMicro Digital System Design (DSD), 2012. (19464)
[42] Samaneh Talebi and Niloofar Abolghasemi, and Ali Jahanian, EJOP: an extensible Java processor with reasonable performance/flexibility trade-off, In EuroMicro Digital System Design (DSD), 2012. (21116)
[41] S. Amanollahi and Ali Jahanian, Edu3D: a simple and efficient platform for education of three-dimensional physical design automation algorithms, In Design, Automation and Test in Europe University booth (DATE), 2012. (20750)
[40] Marzieh Morshedzadeh and Ali Jahanian, Multiplexed switch box architecture in three-dimensional FPGAs to reduce silicon area and improve TSV usage, In Great Lakes Symposium on VLSI (GLSVLSI), 2012. (21198)
[39] Mona Nasehi, Ali Jahanian, and H. R. Zarandi, Modeling, evaluation and mitigation of SEU error in three-dimensional FPGAs, In CSI International Symposium on Computer Architecture and Digital Systems (CADS), 2012. (21202)
[38] Fatima Khoonbani and Ali Jahanian, Improved performance and power consumption of three-dimensional FPGAs using Carbon Nanotube interconnects, In International Symposium on Computer Architecture and Digital Systems (CADS), 2012. (21203)
[37] Mercedeh Sanjabi, N. Miralaei, S. Amanollahi, and Ali Jahanian, ParSA: parallel simulated annealing placement algorithm for multi-core systems, In International Symposium on Computer Architecture and Digital Systems (CADS), 2012. (21204)
[36] Ali Marashi and Ali Jahanian, TrueFlex: a flexible and efficient evaluation platform for networked automotive systems, In 20th Iranian Conference on Electrical Engineering (ICEE), 2012. (21117)
[35] Niloofar Abolghasemi, Samaneh Talebi, and Ali Jahanian, Architecture and custom instructions for customizing the Java processor to improve execution performance, In 20th Iranian Conference on Electrical Engineering (ICEE), 2012. (18534)
[34] A. Pishvaei, G. Jaberipur, and Ali Jahanian, ‘Redesigned CMOS (4; 2) compressor for fast binary multipliers, In 20th Iranian Conference on Electrical Engineering (ICEE), 2012. (18531)
[33] Amin Malekpour, S. Malekpour, and Ali Jahanian, ‘Design, implementation and improvement of decimal parallel multiplier on ASIC and FPGA, In 20th Iranian Conference on Electrical Engineering (ICEE), 2012. (18530)
[32] A. Pishvaei, Ghasem Jaberipur, and Ali Jahanian, High-speed 4:2 compressor design based on 3-input XOR gate, In 17th CSI Computer Conference, 2012. (20380)
[31] Somayyeh Maabi, Mercedeh Sanjabi, Ali. Jahanian, S. Khalighi, Landmark-based car navigation with overtake Capability in multi-agent environments, In International Conference on Agents and Artificial Intelligence, 2012. (20751)
[30] Behzad Salami, Ali Jahanian, and Morteza Saheb Zamani, VMAP: a Variation Map-aware Placement Algorithm for Leakage Power Reduction in FPGAs, In EuroMicro Digital System Design (DSD), Finland, 2011. (20752)
[29] Mojgan Malekshahi Rad and Ali Jahanian, A CNT/Metal Hybrid Routing Architecture to Improve Performance of Ultra-Large FPGAs, In International Conference on Computer Design and Engineering (ICCDE), 2011. (21201)
[28] Saba Amanollahi and Ali Jahanian, EduCAD: an Efficient, Flexible and Easily Revisable Physical Design Tool for Educational Purposes, In Design, Automation and Test in Europe University booth (DATE), 2011. (21118)
[27] Adel Dokhanchi,Ali Jahanian, E. Mehrshahi, and M. Taghi Teimoori, Feasibility Study of Using the RF Interconnects in Large FPGAs to Improve Routing Tracks Usage, In International Symposium on VLSI (ISVLSI), 2011. (20669)
[26] Zohreh Mohammadi-Arfa, Ali Jahanian, A Hybrid RF/Metal Clock Routing Algorithm to Improve Clock Delay and Routing Congestion, In International Symposium on VLSI (ISVLSI), 2011. (?????)
[25] Mehdi Alipour, M. Seyed Javadi, and Ali Jahanian, Congestion and Track Usage Improvement of Large FPGAs Using Metro-on-FPGA Methodology, In Great Lakes Symposium on VLSI (GLSVLSI), 2011. (21199)
[24] Z. Mohammadi-Arfa, Ali Jahanian, Using On-chip RF-Interconnects to Optimize Clock Distribution Network, In 19th Iranian Conference on Electrical Engineering (ICEE), 2011. (18124)
[23] A. Farkish and Ali Jahanian, Parallelizing the PathFinder Global Routing Algorithm using Multi-core Systems, In 19th Iranian Conference on Electrical Engineering (ICEE), 2011. (18123)
[22] Ali Jahanian and Morteza Saheb Zamani, “Chip master planning: an efficient methodology to improve design closure and complexity management of ultra large chips, In CSI International Symposium on Computer Architecture and Digital Systems, Iran, 2010. (12041)
[21] Mercedeh Sanjabi, Somayeh Maabi, Ali Jahanian, and Sirvan KhA.ghi, A Light-weight Car Navigation Algorithm for High Speed Agents using Wireless Landmarks, In IEEE International Conference on Information and Automation (ICIA), 2009. (11601)
[20] Mehdi Nabiyouni, Ali Jahanian, Ahmad Razavi, and Morteza Saheb Zamani, A thermal-aware delay model for pass transistor in FPGA switch boxes, In 14th Annual Computer Society of Iran Computer Conference, 2009. (12020)
[19] Ali Jahanian and Morteza Saheb Zamani, Improved performance and yield with Chip Master planning design methodology, In Great Lakes Symposium on VLSI (GLSVLSI), pp.185-190, 2009. (12200)
[18] Naser MohammadZadeh, Minoo Mirsaeedi, Ali Jahanian, Morteza Saheb Zamani, Multi-domain clock skew scheduling-aware register placement to optimize clock distribution network , In Design and Automation Conference in Europe (DATE), pp.833,838, 2009. (11606)
[17] Ali Jahanian and Morteza Saheb Zamani, Performance and timing yield enhancement using Highway-on-Chip Planning, In EuroMicro Digital System Design, Italy, 2008. (12042)
[16] Adel Dokhanchi, Mostafa Rezvani, Ali Jahanian, and Morteza Saheb Zamani, Performance improvement of physical retiming with shortcut insertion, In International Symposium on VLSI (ISVLSI), pp.215-220, 2008. (11121)
[15] Ali Jahanian and Morteza Saheb Zamani, Using asynchronous serial transmission in physical design for congestion reduction, In IEEE East-West Design and Test Conference, pp. 390-395, 2007. (12045)
[14] Ali Jahanian and Morteza Saheb Zamani, Buffer planning using the buffer requirement map with congestion control, In 13th Annual Computer Society of Iran Computer Conference, 2008. (12021)
[13] Ali Jahanian and Morteza Saheb Zamani, Improved timing closure by early buffer planning in floor-placement design flow, In IEEE/ACM Great Lakes Symposium on VLSI, pp. 558-563, 2007. (12019)
[12] Ali Jahanian and Morteza Saheb Zamani, Multi-level buffer block planning and buffer insertion for large design circuits, In International Symposium on VLSI (ISVLSI), pp. 411-415, 2006. (11123)
[11] Mehdi Saeedi, Morteza Saheb Zamani, Ali Jahanian, “Prediction and reduction of routing congestion”, In ACM International Symposium on Physical Design (ISPD), pp. 72-77, 2006. (12046)
[10] Ali Jahanian and Morteza Saheb Zamani, Buffer insertion during placement with floorplanning information, In 12th Annual Computer Society of Iran Computer Conference, 2006. (12022)
[9] Mehdi Saeedi, Morteza Saheb Zamani, Ali Jahanian, Congestion prediction: from metric definition to routing estimation, In IEEE International Conference on Microelectronics, pp. 183-188, 2005. (12047)
[8] Mehdi Saeedi, Morteza Saheb Zamani, and Ali Jahanian, An efficient congestion reduction algorithm based on contour plotting, In International Conference on Microelectronics, pp. 942-958, 2005. (12048)
[7] Hamid Safizadeh, Hamid Noori, Mehdi Sedighi, Ali Jahanian, and Neda Zolfaghari, Efficient host-independent coprocessor architecture for speech coding algorithms, In ACM EuroMicro Symposium on Digital system Design, pp. 227-230, 2005. (12043)
[6] Mohammad Kazem Akbari, Ali Jahanian, Mohsen Naderi, and Bahman Javadi, Area efficient, low power and robust design for add-compare-select units, In ACM EuroMicro Digital System Design, pp. 611-614, 2004. (12044)
[5] Hamid Noori, Hamid Safizadeh, Mehdi Sedighi, and Ali Jahanian, Empowering RISC processors for speech coding algorithms using a portable coprocessor architecture, In Electronic Design Processes Workshop, Monterey, USA, April 2004. (?????)
[4] Ali Jahanian and Mohammad Reza Razzazi, Feasibility of using component based software formal verification by hardware formal verification tools, In 10th Annual Computer Society of Iran Computer Conference, 2004. (12026)
[3] Ali Jahanian, Morteza Saheb Zamani, and Esmaile Khorram, A hybrid heuristically and mathematically approach for VLSI standard cell placement, In 10th Annual Computer Society of Iran Computer Conference, 2004. (12025)
[2] Mojtaba Tashakkori, Payman Adibi, Ali Jahanian, and A. Nourollah, Ant colony solution dynamic Steiner tree problem, In Proceedings of 8th Annual Computer Society of Iran Computer Conference, pp: 465-471, 2003. (12024)
[1] Hossein Pedram and Ali Jahanian, Hardware-Software Co-Simulation, In Proceedings of 2th Annual Computer Society of Iran Computer Conference, 1998. (12023)